# **ESc201: Introduction to Electronics**

**Digital Circuits** 

Amit Verma
Dept. of Electrical Engineering
IIT Kanpur

# Implementation using only NAND gates (recap)

**NAND** to Inverter



$$\overline{x.x} = \overline{x}$$

**NAND to AND** 



**NAND to OR** 



# Implementation using only NAND gates (recap)

A SoP expression is easily implemented with NAND gates.





There is a one-to-one mapping between AND-OR network and NAND network

### Often there is lot of further optimization that can be done

Consider implementation of XOR gate f = A.B + A.B

$$f = \overline{A}.B + A.\overline{B}$$







## Implementation using only NOR gates (recap)

**NOR** to Inverter



**NOR** to **OR** 



**NOR to AND** 



# Implementation using only NOR gates (recap)

To implement using NOR gates, it is easiest to start with minimized Boolean expression in POS form



$$f = (a+b).(c+d).(f+g)$$



There is a one-to-one mapping between OR-AND network and NOR network

To implement SoP expression using NOR gates, determine first the corresponding PoS expression and then follow the procedure outlined earlier



Similarly PoS expression can be implemented as NAND network by first converting it to SoP expression and then following the procedure outlined earlier



How do we get the chocolate?

# **Digital Circuits**

# **Design Flow**

This design

approach

becomes

difficult to use





$$\Rightarrow$$
 f =  $\overline{x} \cdot \overline{z} + x \cdot z$ 



## **General Approach**



There are certain sub-systems or blocks that are used quite often such as:

- 1. Decoders, Encoders
- 2. Multiplexers
- 3. Adder/Subtractors, Multipliers
- 4. Comparators
- 5. Parity Generators
- 6. ......

### **Decoders**

In general maps a smaller number of inputs to a larger set of outputs



| В | Α | Y <sub>0</sub>   | Y <sub>1</sub> | Y <sub>2</sub> | Y <sub>3</sub> |
|---|---|------------------|----------------|----------------|----------------|
| 0 | 0 | 1<br>0<br>0<br>0 | 0              | 0              | 0              |
| 0 | 1 | 0                | 1              | 0              | 0              |
| 1 | 0 | 0                | 0              | 1              | 0              |
| 1 | 1 | 0                | 0              | 0              | 1              |
|   |   |                  |                |                |                |

# **Example**





# **Decoder with Enable Input**



| E | В | Α | Y <sub>0</sub> | Y <sub>1</sub>        | $Y_2$ | Y <sub>3</sub> |
|---|---|---|----------------|-----------------------|-------|----------------|
| 0 | X | X | 0              | 0<br>0<br>1<br>0<br>0 | 0     | 0              |
| 1 | 0 | 0 | 1              | 0                     | 0     | 0              |
| 1 | 0 | 1 | 0              | 1                     | 0     | 0              |
| 1 | 1 | 0 | 0              | 0                     | 1     | 0              |
| 1 | 1 | 1 | 0              | 0                     | 0     | 1              |





# **Decoder:** gate Implementation



| Е | В | Α | Y <sub>0</sub> | Y <sub>1</sub>        | Y <sub>2</sub> | Y <sub>3</sub> |
|---|---|---|----------------|-----------------------|----------------|----------------|
| 0 | X | X | 0              | 0<br>0<br>1<br>0<br>0 | 0              | 0              |
| 1 | 0 | 0 | 1              | 0                     | 0              | 0              |
| 1 | 0 | 1 | 0              | 1                     | 0              | 0              |
| 1 | 1 | 0 | 0              | 0                     | 1              | 0              |
| 1 | 1 | 1 | 0              | 0                     | 0              | 1              |

$$Y_0 = E.\overline{B}.\overline{A}; Y_1 = E.\overline{B}.A; Y_2 = E.B.\overline{A}; Y_3 = E.B.A$$



#### A n to 2<sup>n</sup> decoder is a minterm generator

| X                | У           | min term                             |  |  |
|------------------|-------------|--------------------------------------|--|--|
| 0<br>0<br>1<br>1 | 0<br>1<br>0 | x.y m0<br>x.y m1<br>x.y m2<br>x.y m3 |  |  |



### It can be used to implement any combinational circuit





#### Implementation of a 3-variable function with a 3-to-8 decoder





Although it is easy to implement any combinational circuit with this method, it is often very inefficient in terms of gate utilization. Note that this method does not require any minimization.

3/8 decoder using 2/4 decoders



How many 2/4 decoders are required to implement a 4/16 decoder?